National Institute of Technology Delhi
Project Associate, Lab Engineer
2
08-02-2017
Walk-in-Interview will be held on 2nd February 2017 at 2:00 PM at Committee Room, NIT Delhi A-7, Institutional Area, Nareal 110040, Delhi. INDIA. Project Associate Job Location: Delhi Last Date: 8th February 2017 Number of Vacancy: 1 Posts
Educational Qualification:B.Tech in Electronics and Communication Engineering (ECE) with minimum CGPA of 6.5 and having working experience in VLSI related software. Desirable: Working knowledge in UNIX/MATLAB/scripting, Cadence, Mentor graphics, Synopsys TCADetc.
Pay Scale:As Per Rules
Age Limit:As Per Rules
Last Date:8th February 2017
Educational Qualification:B.E. / B. Tech. in Electronics or Electronics & Communication or Computer Science or Electrical Engineering, with a minimum CGPA of 6.5 or minimum 60 % marks, having a working knowledge on Windows, Linux and VLSI Software tools. Desirable: M.E. / M. Tech. in VLSI Design or Microelectronics or equivalent. Working knowledge of VLSI CAD tools like Cadance/ Mentor/ Magma/ Tanner/ Xilinx & Experience in Linux system administration.
Pay Scale:As Per Rules
Age Limit:As Per Rules
Last Date:8th February 2017
Delhi , India
Engineering Jobs, Faculty / Teaching Jobs
Applicants must report at least one hour before the commencement of interview time with followings: A cover letter addressed to following: To The Chief Investigator, SMDP C2SD Programme National Institute of Technology Delhi
See All →